2019-12-29 17:41:50 +00:00
|
|
|
using Ryujinx.Graphics.GAL;
|
2019-10-18 02:41:18 +00:00
|
|
|
using Ryujinx.Graphics.Gpu.Image;
|
2019-11-14 18:26:40 +00:00
|
|
|
using Ryujinx.Graphics.Gpu.Shader;
|
2019-10-13 06:02:07 +00:00
|
|
|
using Ryujinx.Graphics.Gpu.State;
|
|
|
|
using Ryujinx.Graphics.Shader;
|
|
|
|
using System;
|
|
|
|
|
|
|
|
namespace Ryujinx.Graphics.Gpu.Engine
|
|
|
|
{
|
|
|
|
partial class Methods
|
|
|
|
{
|
2019-12-31 19:19:44 +00:00
|
|
|
/// <summary>
|
|
|
|
/// Dispatches compute work.
|
|
|
|
/// </summary>
|
|
|
|
/// <param name="state">Current GPU state</param>
|
|
|
|
/// <param name="argument">Method call argument</param>
|
2019-11-22 02:46:14 +00:00
|
|
|
public void Dispatch(GpuState state, int argument)
|
2019-10-13 06:02:07 +00:00
|
|
|
{
|
2020-02-02 03:25:52 +00:00
|
|
|
uint qmdAddress = (uint)state.Get<int>(MethodOffset.DispatchParamsAddress);
|
2019-10-13 06:02:07 +00:00
|
|
|
|
2020-02-02 03:25:52 +00:00
|
|
|
var qmd = _context.MemoryAccessor.Read<ComputeQmd>((ulong)qmdAddress << 8);
|
2019-10-13 06:02:07 +00:00
|
|
|
|
2019-11-22 02:46:14 +00:00
|
|
|
GpuVa shaderBaseAddress = state.Get<GpuVa>(MethodOffset.ShaderBaseAddress);
|
2019-10-13 06:02:07 +00:00
|
|
|
|
2020-02-02 03:25:52 +00:00
|
|
|
ulong shaderGpuVa = shaderBaseAddress.Pack() + (uint)qmd.ProgramOffset;
|
2019-10-13 06:02:07 +00:00
|
|
|
|
2020-02-02 03:25:52 +00:00
|
|
|
int localMemorySize = qmd.ShaderLocalMemoryLowSize + qmd.ShaderLocalMemoryHighSize;
|
|
|
|
|
|
|
|
int sharedMemorySize = Math.Min(qmd.SharedMemorySize, _context.Capabilities.MaximumComputeSharedMemorySize);
|
2019-12-09 21:57:49 +00:00
|
|
|
|
2020-04-21 23:35:28 +00:00
|
|
|
uint sbEnableMask = 0;
|
|
|
|
uint ubEnableMask = 0;
|
|
|
|
|
|
|
|
for (int index = 0; index < Constants.TotalCpUniformBuffers; index++)
|
|
|
|
{
|
|
|
|
if (!qmd.ConstantBufferValid(index))
|
|
|
|
{
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
ubEnableMask |= 1u << index;
|
|
|
|
|
|
|
|
ulong gpuVa = (uint)qmd.ConstantBufferAddrLower(index) | (ulong)qmd.ConstantBufferAddrUpper(index) << 32;
|
|
|
|
ulong size = (ulong)qmd.ConstantBufferSize(index);
|
|
|
|
|
|
|
|
BufferManager.SetComputeUniformBuffer(index, gpuVa, size);
|
|
|
|
}
|
|
|
|
|
2020-05-06 01:02:28 +00:00
|
|
|
ShaderBundle cs = ShaderCache.GetComputeShader(
|
2020-04-21 23:35:28 +00:00
|
|
|
state,
|
2019-10-13 06:02:07 +00:00
|
|
|
shaderGpuVa,
|
2020-02-02 03:25:52 +00:00
|
|
|
qmd.CtaThreadDimension0,
|
|
|
|
qmd.CtaThreadDimension1,
|
|
|
|
qmd.CtaThreadDimension2,
|
|
|
|
localMemorySize,
|
|
|
|
sharedMemorySize);
|
2019-10-13 06:02:07 +00:00
|
|
|
|
2019-12-29 17:41:50 +00:00
|
|
|
_context.Renderer.Pipeline.SetProgram(cs.HostProgram);
|
2019-10-18 02:41:18 +00:00
|
|
|
|
2019-11-22 02:46:14 +00:00
|
|
|
var samplerPool = state.Get<PoolState>(MethodOffset.SamplerPoolState);
|
2019-10-18 02:41:18 +00:00
|
|
|
|
2020-02-02 03:25:52 +00:00
|
|
|
TextureManager.SetComputeSamplerPool(samplerPool.Address.Pack(), samplerPool.MaximumId, qmd.SamplerIndex);
|
2019-10-18 02:41:18 +00:00
|
|
|
|
2019-11-22 02:46:14 +00:00
|
|
|
var texturePool = state.Get<PoolState>(MethodOffset.TexturePoolState);
|
2019-10-18 02:41:18 +00:00
|
|
|
|
2019-12-29 17:41:50 +00:00
|
|
|
TextureManager.SetComputeTexturePool(texturePool.Address.Pack(), texturePool.MaximumId);
|
2019-10-18 02:41:18 +00:00
|
|
|
|
2019-12-29 17:41:50 +00:00
|
|
|
TextureManager.SetComputeTextureBufferIndex(state.Get<int>(MethodOffset.TextureBufferIndex));
|
2019-10-13 06:02:07 +00:00
|
|
|
|
2020-05-06 01:02:28 +00:00
|
|
|
ShaderProgramInfo info = cs.Shaders[0].Program.Info;
|
2019-10-13 06:02:07 +00:00
|
|
|
|
2020-02-11 00:10:05 +00:00
|
|
|
for (int index = 0; index < info.CBuffers.Count; index++)
|
|
|
|
{
|
|
|
|
BufferDescriptor cb = info.CBuffers[index];
|
|
|
|
|
|
|
|
// NVN uses the "hardware" constant buffer for anything that is less than 8,
|
|
|
|
// and those are already bound above.
|
|
|
|
// Anything greater than or equal to 8 uses the emulated constant buffers.
|
|
|
|
// They are emulated using global memory loads.
|
|
|
|
if (cb.Slot < 8)
|
|
|
|
{
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
ubEnableMask |= 1u << cb.Slot;
|
|
|
|
|
|
|
|
ulong cbDescAddress = BufferManager.GetComputeUniformBufferAddress(0);
|
|
|
|
|
2020-06-22 11:48:32 +00:00
|
|
|
int cbDescOffset = 0x260 + (cb.Slot - 8) * 0x10;
|
2020-02-11 00:10:05 +00:00
|
|
|
|
|
|
|
cbDescAddress += (ulong)cbDescOffset;
|
|
|
|
|
2020-05-27 14:07:10 +00:00
|
|
|
SbDescriptor cbDescriptor = _context.PhysicalMemory.Read<SbDescriptor>(cbDescAddress);
|
2020-02-11 00:10:05 +00:00
|
|
|
|
|
|
|
BufferManager.SetComputeUniformBuffer(cb.Slot, cbDescriptor.PackAddress(), (uint)cbDescriptor.Size);
|
|
|
|
}
|
|
|
|
|
2019-10-13 06:02:07 +00:00
|
|
|
for (int index = 0; index < info.SBuffers.Count; index++)
|
|
|
|
{
|
|
|
|
BufferDescriptor sb = info.SBuffers[index];
|
|
|
|
|
|
|
|
sbEnableMask |= 1u << sb.Slot;
|
|
|
|
|
2019-12-29 17:41:50 +00:00
|
|
|
ulong sbDescAddress = BufferManager.GetComputeUniformBufferAddress(0);
|
2019-10-13 06:02:07 +00:00
|
|
|
|
|
|
|
int sbDescOffset = 0x310 + sb.Slot * 0x10;
|
|
|
|
|
|
|
|
sbDescAddress += (ulong)sbDescOffset;
|
|
|
|
|
2020-05-27 14:07:10 +00:00
|
|
|
SbDescriptor sbDescriptor = _context.PhysicalMemory.Read<SbDescriptor>(sbDescAddress);
|
2019-10-13 06:02:07 +00:00
|
|
|
|
2019-12-29 17:41:50 +00:00
|
|
|
BufferManager.SetComputeStorageBuffer(sb.Slot, sbDescriptor.PackAddress(), (uint)sbDescriptor.Size);
|
2019-10-13 06:02:07 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
ubEnableMask = 0;
|
|
|
|
|
|
|
|
for (int index = 0; index < info.CBuffers.Count; index++)
|
|
|
|
{
|
|
|
|
ubEnableMask |= 1u << info.CBuffers[index].Slot;
|
|
|
|
}
|
|
|
|
|
2019-12-29 17:41:50 +00:00
|
|
|
BufferManager.SetComputeStorageBufferEnableMask(sbEnableMask);
|
|
|
|
BufferManager.SetComputeUniformBufferEnableMask(ubEnableMask);
|
2019-10-13 06:02:07 +00:00
|
|
|
|
2019-11-22 23:37:45 +00:00
|
|
|
var textureBindings = new TextureBindingInfo[info.Textures.Count];
|
|
|
|
|
|
|
|
for (int index = 0; index < info.Textures.Count; index++)
|
|
|
|
{
|
|
|
|
var descriptor = info.Textures[index];
|
|
|
|
|
|
|
|
Target target = GetTarget(descriptor.Type);
|
|
|
|
|
2019-12-28 01:16:14 +00:00
|
|
|
if (descriptor.IsBindless)
|
|
|
|
{
|
|
|
|
textureBindings[index] = new TextureBindingInfo(target, descriptor.CbufOffset, descriptor.CbufSlot);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
textureBindings[index] = new TextureBindingInfo(target, descriptor.HandleIndex);
|
|
|
|
}
|
2019-11-22 23:37:45 +00:00
|
|
|
}
|
|
|
|
|
2019-12-29 17:41:50 +00:00
|
|
|
TextureManager.SetComputeTextures(textureBindings);
|
2019-11-22 23:37:45 +00:00
|
|
|
|
|
|
|
var imageBindings = new TextureBindingInfo[info.Images.Count];
|
|
|
|
|
|
|
|
for (int index = 0; index < info.Images.Count; index++)
|
|
|
|
{
|
|
|
|
var descriptor = info.Images[index];
|
|
|
|
|
|
|
|
Target target = GetTarget(descriptor.Type);
|
|
|
|
|
|
|
|
imageBindings[index] = new TextureBindingInfo(target, descriptor.HandleIndex);
|
|
|
|
}
|
|
|
|
|
2019-12-29 17:41:50 +00:00
|
|
|
TextureManager.SetComputeImages(imageBindings);
|
2019-11-22 23:37:45 +00:00
|
|
|
|
2019-12-29 17:41:50 +00:00
|
|
|
BufferManager.CommitComputeBindings();
|
|
|
|
TextureManager.CommitComputeBindings();
|
2019-10-13 06:02:07 +00:00
|
|
|
|
2019-12-29 17:41:50 +00:00
|
|
|
_context.Renderer.Pipeline.DispatchCompute(
|
2020-02-02 03:25:52 +00:00
|
|
|
qmd.CtaRasterWidth,
|
|
|
|
qmd.CtaRasterHeight,
|
|
|
|
qmd.CtaRasterDepth);
|
2019-10-26 17:50:52 +00:00
|
|
|
|
2019-11-22 02:46:14 +00:00
|
|
|
UpdateShaderState(state);
|
2019-10-13 06:02:07 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|